

# Genesys Logic, Inc.

# **GL3233**

# USB 3.0 Single-LUN Memory Card Reader Controller

# **Datasheet**



# Copyright

Copyright © 2017 Genesys Logic, Inc. All rights reserved. No part of the materials shall be reproduced in any form or by any means without prior written consent of Genesys Logic, Inc.

# Ownership and Title

Genesys Logic, Inc. owns and retains of its right, title and interest in and to all materials provided herein. Genesys Logic, Inc. reserves all rights, including, but not limited to, all patent rights, trademarks, copyrights and any other propriety rights. No license is granted hereunder.

#### **Disclaimer**

All Materials are provided "as is". Genesys Logic, Inc. makes no warranties, express, implied or otherwise, regarding their accuracy, merchantability, fitness for any particular purpose, and non-infringement of intellectual property. In no event shall Genesys Logic, Inc. be liable for any damages, including, without limitation, any direct, indirect, consequential, or incidental damages. The materials may contain errors or omissions. Genesys Logic, Inc. may make changes to the materials or to the products described herein at anytime without notice.

#### Genesys Logic, Inc.

12F., No. 205, Sec. 3, Beixin Rd., Xindian Dist. 231,

New Taipei City, Taiwan Tel: (886-2) 8913-1888 Fax: (886-2) 6629-6168

http://www.genesyslogic.com



# **Revision History**

| Revision | Date       | Description                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.00     | 05/10/2012 | First Formal Release                                                                                                                                                                                                                                                                                                                                                            |  |
| 1.01     | 07/30/2012 | <ol> <li>Adding WHQL/WHCK Submission ID, p7</li> <li>Adding LQFP 48 Pinout Diagram/Description, p7, 10, 15, 16</li> <li>Adding LQFP 48 Package dimension, p25</li> <li>Adding part number-GL3233-MNYXX in Chapter 8 ordering information, p26</li> <li>Update SPI Flash support list in Chapter 6, p22</li> <li>Adding top marking information in Chapter 7, p23, 24</li> </ol> |  |
| 1.02     | 11/07/2012 | 1. Update SPI Flash support list in Chapter 6, p22                                                                                                                                                                                                                                                                                                                              |  |
| 1.03     | 03/18/2013 | <ol> <li>Modify GENERAL DESCRIPTION in Chapter 1, p6</li> <li>Remove OCCS in Chapter 2, p7</li> <li>Adding WHCK windows 8 ARM Submission ID, p7</li> <li>Modify description of X1, X2 in p11, 13, 15</li> <li>Update SPI Flash support list in Chapter 6, p22</li> </ol>                                                                                                        |  |
| 1.04     | 04/03/2013 | 1. Adding MMC v4.5 compliant in Chapter 2, p7                                                                                                                                                                                                                                                                                                                                   |  |
| 1.05     | 06/18/2014 | 1. Modify eMMC spec in Ch2, p7. 2. Update SPI NOR FLASH SUPPORT LIST in Ch6, p23                                                                                                                                                                                                                                                                                                |  |
| 1.06     | 08/05/2015 | Update Table 5.4 Reset Timing, p.22                                                                                                                                                                                                                                                                                                                                             |  |
| 1.07     | 11/19/2015 | Update Table 5.3 DC Characteristics, p. 20                                                                                                                                                                                                                                                                                                                                      |  |
| 1.08     | 05/03/2016 | Update CH2 Features                                                                                                                                                                                                                                                                                                                                                             |  |
| 1.09     | 07/21/2017 | Update CH6 SPI NOR Flash Support List                                                                                                                                                                                                                                                                                                                                           |  |



# **Table of Contents**

| CHAPTER 1 GENERAL DESCRIPTION            | ) |
|------------------------------------------|---|
| CHAPTER 2 FEATURES                       | 7 |
| CHAPTER 3 PIN ASSIGNMENT9                | ) |
| 3.1 LQFP 64 Pinout9                      | ) |
| 3.2 LQFN 46 Pinout                       | ) |
| 3.3 LQFP 48 Pinout                       | l |
| 3.4 Pin Description                      | ) |
| CHAPTER 4 BLOCK DIAGRAM19                | ) |
| 4.1 Super Speed and HS/FS PHY19          | ) |
| 4.2 USB Controller                       | ) |
| 4.3 EPFIFO                               | ) |
| 4.4 MCU                                  | ) |
| 4.5 MHE (Media Hardware Engine)20        | ) |
| 4.6 Regulator                            | ) |
| CHAPTER 5 ELECTRICAL CHARACTERISTICS21   | l |
| 5.1 Temperature Conditions               |   |
| 5.2 Operating Conditions                 |   |
| 5.3 DC Characteristics                   |   |
| 5.4 AC Characteristics of Reset Timing22 | ) |
| CHAPTER 6 SPI NOR FLASH SUPPORT LIST24   | ļ |
| CHAPTER 7 PACKAGE DIMENSION25            | 5 |
| CHAPTER 8 ORDERING INFORMATION28         | 3 |



# **List of Figures**

| Figure 3.1 - LQFP 64 Pinout Diagram                                    | 9  |
|------------------------------------------------------------------------|----|
| Figure 3.2 - LQFN 46 Pinout Diagram                                    | 10 |
| Figure 3.3 - LQFP 48 Pinout Diagram                                    | 11 |
| Figure 4.1 - Functional Block Diagram                                  | 19 |
| Figure 5.1 - Timing Diagram of Reset Width                             | 22 |
| Figure 5.2 - Timing Diagram of Power Good to USB Command Receive Ready | 22 |
| Figure 7.1 - LQFP 64 Pin Package                                       | 25 |
| Figure 7.2 - LQFN 46 Pin Package                                       | 26 |
| Figure 7.3 - LQFP 48 Pin Package                                       | 27 |
| List of Tables                                                         |    |
| Table 3.1 - LQFP64 Pin Description                                     | 12 |
| Table 3.2 - LQFN46 Pin Description                                     |    |
| Table 3.3 - LQFP48 Pin Description                                     | 17 |
| Table 5.1 - Temperature Conditions                                     | 21 |
| Table 5.2 - Operating Conditions                                       | 21 |
| Table 5.3 - DC Characteristics                                         | 21 |
| Table 5.4 - Reset Timing                                               | 23 |
| Table 5.5 - SD/MMC Card Clock Frequency                                | 23 |
| Table 5.6 - MS Card Clock Frequency                                    | 23 |
| Table 6.1 - SPI NOR Flash Support List                                 | 24 |
| Table 8.1 - Ordering Information                                       | 28 |



#### CHAPTER 1 GENERAL DESCRIPTION

GL3233 is a USB 3.0 Single-LUN card reader controller which can support various types of memory cards, such as CompactFlash<sup>TM</sup>, Secure Digital<sup>TM</sup> (SD), SDHC, miniSD, microSD (T-Flash), MultiMediaCard<sup>TM</sup> (MMC), RS-MMC, MMCmicro, MMCmobile, Memory Stick<sup>TM</sup> (MS), Memory Stick Duo<sup>TM</sup> (MS Duo), High Speed Memory Stick<sup>TM</sup> (HS MS), Memory Stick PRO<sup>TM</sup> (MS PRO), Memory Stick PRO<sup>TM</sup> Duo (MS PRO Duo), Memory Stick PRO-HG<sup>TM</sup> (MS PRO-HG), MS PRO Micro and xD-Picture Card<sup>TM</sup> on one chip. It also supports SDXC and Memory Stick XC high density memory cards (capacity up to 2TB) and high speed SD3.0 UHS-I memory cards.

The GL3233 integrates a high speed 8051 microprocessor and a high efficiency hardware engine for the best data transfer performance between USB and various memory card interfaces. It supports ISP (In System Programming) for firmware upgrade into the external SPI Flash via USB port. It also integrates 5V to 3.3V and 3.3V to 1.2V regulators and power MOSFETs which can reduce the system BOM cost.



#### **CHAPTER 2 FEATURES**

- USB specification compliance
  - Comply with Universal Serial Bus 3.0 Specification rev. 1.0 (USB 3.0)
  - Comply with Universal Serial Bus Specification rev. 2.0 (USB 2.0)
  - Comply with USB Mass Storage Class Specification rev. 1.0
  - Support USB Mass Storage Class Bulk-Only Transport (BOT)
  - Support 1 device address and up to 3 endpoints: Control (0) / Bulk Data Write Out (1) / Bulk Data Read In (2)
  - Support 5 Gbps/SuperSpeed, 480 Mbps/high-speed, and 12 Mbps/full-speed transfer rates
- Integrated USB building blocks
  - SuperSpeed/USB2.0 transceiver macro (UTM), Serial Interface Engine (SIE) and embedded Power-On Reset (POR)
- Embedded high speed 8051 micro-controller
- High efficiency hardware DMA engine improves data transfer performance between USB and flash card interfaces
- Support CompactFlash<sup>TM</sup> v6.0 with PIO mode 6 / Ultra DMA mode 7 and LBA48 (Capacity up to 144PB)
- Support Secure Digital<sup>TM</sup> v1.0 / v1.1 / v2.0/ SDHC / SDXC (capacity up to 2TB)
- Support Secure Digital<sup>TM</sup> v3.0 UHS-I (Ultra High Speed): SDR12/SDR25/SDR50/DDR50/SDR104
- Support Secure Digital<sup>TM</sup> v5.0
- Support MultiMediaCard<sup>TM</sup> (MMC)
  - MMC specification v3.x/ v4.0/ v4.1/ v4.2
  - x1/x4/x8 bit data bus
- Support Embedded MultiMediaCard <sup>TM</sup> (e•MMC)
  - $e^{\bullet}$ MMC specification v4.3/ v4.4/ v4.5/ v5.0
  - High Speed SDR/ High Speed DDR
- Support Memory Stick TM / Memory Stick PRO / Memory Stick PRO Duo / Memory Stick Micro / Memory Stick PRO-HG / Memory Stick XC (capacity up to 2TB)
  - Compliant with Memory Stick Series Specification: MS v1.43, MS PRO v1.05, MS Micro v1.04 (MS HG Micro v1.00), MS PRO-HG Duo 1.03, MS XC Duo v1.00, MS XC-HG Duo v1.00, MS XC Micro v1.00 and MS XC-HG Micro v1.00
  - Support Read/Write quad data access (512Bytex4) for MS PRO-HG to enhance the transmission rate
- Support xD-Picture Card<sup>TM</sup> v1.2C Type M/H
- Support ISP (In System Programming) for firmware upgrade into the external SPI Flash via USB port
- On-Chip power MOSFETs for supplying flash media card power
- On-chip 5V to 3.3V and 3.3V to 1.2V regulator
- Support U0/U1/U2/U3 power management mode
- Pass the USB-IF Test Procedure for SuperSpeed product (TID: 340810011)
- Pass WHCK (Windows Hardware Certification Kit) test for Windows 8 (Submission ID: 1508144)
- Pass WHCK (Windows Hardware Certification Kit) test for Windows 8 ARM (Submission ID: 1551618)
- Pass WHQL (Windows Hardware Quality Lab) test for Windows 7 (Submission ID: 1497856)
- Available in LQFP64 pin package (7x7mm) which can support one LUN: SD/MS/xD/CF
- Available in LQFN46 pin package (6.5x4.5mm) which can support one LUN: SD/MS/xD



• Available in LQFP48 pin package (7x7mm) which can support one LUN: SD/MS/xD



#### **CHAPTER 3 PIN ASSIGNMENT**

#### 3.1 LQFP 64 Pinout



Figure 3.1 - LQFP 64 Pinout Diagram



#### 3.2 LQFN 46 Pinout



Figure 3.2 - LQFN 46 Pinout Diagram



## 3.3 LQFP 48 Pinout



Figure 3.3 - LQFP 48 Pinout Diagram



# **3.4 Pin Description**

**Table 3.1 - LQFP64 Pin Description** 

| Pin Name | LQFP 64 Pin | Type  | Description                                                                                                                                             |
|----------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |             | P     | ower/Ground                                                                                                                                             |
| AVDD12   | 3,7         | P     | Analog 1.2V power source                                                                                                                                |
| AVDD33   | 13,64       | P     | Analog 3.3V power source                                                                                                                                |
| DVDD12   | 29,63       | P     | Digital 1.2V power source                                                                                                                               |
| DVDD33   | 40,50       | P     | Digital 3.3V power source                                                                                                                               |
| V33IN    | 30          | P     | 3.3V to 1.2V regulator power source. Input range from 1.8V to 3.3V                                                                                      |
| VUHSI    | 39          | P     | SD 3.0 IO PAD Power, the power source of this pin comes from the internal regulator of GL3233 and no need of external power input                       |
| VBUS     | 48          | P     | 5V Power source                                                                                                                                         |
| PMOS     | 49          | P     | Card power 900mA                                                                                                                                        |
| GND      | 4,10,38,51  | P     | Ground                                                                                                                                                  |
|          |             | USI   | 3 PHY Interface                                                                                                                                         |
| DP       | 1           | A     | USB 2.0 D+                                                                                                                                              |
| DM       | 2           | A     | USB 2.0 D-                                                                                                                                              |
| TXN      | 5           | A     | USB 3.0 TX-                                                                                                                                             |
| TXP      | 6           | A     | USB 3.0 TX+                                                                                                                                             |
| RXN      | 8           | A     | USB 3.0 RX-                                                                                                                                             |
| RXP      | 9           | A     | USB 3.0 RX+                                                                                                                                             |
| RTERM    | 14          | A     | USB reference resistor. This pin is used to control the level of USB signal. A 680ohm, 1% resistor is recommended to be populated between RTERM and GND |
| X1       | 11          | I     | 25MHz XTAL input. It can be connected to external 25MHz clock input                                                                                     |
| X2       | 12          | В     | 25MHz XTAL output                                                                                                                                       |
|          |             | Memo  | ory Card Interface                                                                                                                                      |
| SD_CDZ   | 28          | I, pu | SD card detect 0: Card insert 1: No card                                                                                                                |
| MS_INS   | 31          | I, pu | MS insertion detect 0: Card insert 1: No card                                                                                                           |
| XD_CDZ   | 42          | I, pu | xD card detect<br>0: Card insert<br>1: No card                                                                                                          |
| CF_CDZ   | 41          | I, pu | CF card detect 0: Card insert 1: No card                                                                                                                |
| SB1      | 32          | В     | CF_IORDY/xD_D2/MS_BS/SD_D1                                                                                                                              |
| SB2      | 33          | В     | CF_RSTZ/xD_D3/MS_D1/SD_D0                                                                                                                               |
| SB3      | 34          | В     | CF_IOWZ/xD_D4/MS_D0/SD_CLK                                                                                                                              |
| SB4      | 35          | В     | CF_IORZ/xD_D5/MS_D2/SD_CMD                                                                                                                              |



| SB5    | 36 | В     | CF_CS1Z/xD_D6/MS_D3/SD_D3                          |
|--------|----|-------|----------------------------------------------------|
| SB6    | 37 | В     | CF_CS0Z/xD_D7/MS_CLK/SD_D2                         |
| SB7    | 23 | В     | CF_DMACK/xD_CLE/MS_D4/SD_D7                        |
| SB8    | 24 | В     | CF_ADR1/xD_ALE/MS_D5/SD_D6                         |
| SB9    | 25 | В     | CF_DMARQ/xD_D0/MS_D6/SD_D5                         |
| SB10   | 26 | В     | CF_ADR2/XD_D1/MS_D7/SD_D4                          |
| SB11   | 27 | В     | XD_WPZ/SD_WP                                       |
| SB12   | 19 | В     | CF_08/xD_RBZ                                       |
| SB13   | 20 | В     | CF_D1/xD_REZ                                       |
| SB14   | 21 | В     | CF_D0/xD_CEZ                                       |
| SB15   | 22 | В     | CF_ADR0/xD_WEZ                                     |
| CF_D2  | 18 | В     | CF Data                                            |
| CF_D3  | 61 | В     | CF Data                                            |
| CF_D4  | 59 | В     | CF Data                                            |
| CF_D5  | 57 | В     | CF Data                                            |
| CF_D6  | 55 | В     | CF Data                                            |
| CF_D7  | 53 | В     | CF Data                                            |
| CF_D9  | 17 | В     | CF Data                                            |
| CF_D10 | 16 | В     | CF Data                                            |
| CF_D11 | 60 | В     | CF Data                                            |
| CF_D12 | 58 | В     | CF Data                                            |
| CF_D13 | 56 | В     | CF Data                                            |
| CF_D14 | 54 | В     | CF Data                                            |
| CF_D15 | 52 | В     | CF Data                                            |
|        |    |       | Others                                             |
| LED    | 43 | О     | Memory card access LED                             |
| SPI_CS | 44 | О     | SPI interface: chip select                         |
| SPI_CK | 45 | О     | SPI_CK/I2C_SCL                                     |
| SPI_SI | 46 | О     | SPI_MOSI(Connect to SPI flash data input) /I2C_SDA |
| SPI_SO | 47 | I     | SPI_MISO(Connect to SPI flash data output)         |
| RSTZ   | 62 | I, pu | Chip reset, active low                             |
| TEST   | 15 |       | Test Pin                                           |
| · L    | •  |       |                                                    |



Notation: Type

Type O Output
I Input

B Bi-directional

pu internal pull-up when inputpd internal pull-down when input

P Power / Ground

A Analog



**Table 3.2 - LQFN46 Pin Description** 

| Pin Name   | LQFN 46 Pin   | Type  | Description                                                                                                                                             |
|------------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 iii Name | LQFI 40 I III | 1     | ower/Ground                                                                                                                                             |
| AVDD12     | 3,46          | P     | Analog 1.2V power source                                                                                                                                |
| AVDD12     | 9,43          |       | Analog 3.3V power source                                                                                                                                |
| AVDD33     | <u> </u>      | P     |                                                                                                                                                         |
| DVDD12     | 21,42         | P     | Digital 1.2V power source                                                                                                                               |
| DVDD33     | 31,40         | P     | Digital 3.3V power source 3.3V to 1.2V regulator power source. Input range from 1.8V                                                                    |
| V33IN      | 22            | P     | to 3.3V.                                                                                                                                                |
| VUHSI      | 30            | P     | SD 3.0 IO PAD Power, the power source of this pin comes from the internal regulator of GL3233 and no need of external power input                       |
| VBUS       | 38            | P     | 5V Power source                                                                                                                                         |
| PMOS       | 39            | P     | Card power 900mA                                                                                                                                        |
| GND        | 6             | P     | Ground                                                                                                                                                  |
|            |               | USI   | B PHY Interface                                                                                                                                         |
| DP         | 44            | A     | USB 2.0 D+                                                                                                                                              |
| DM         | 45            | A     | USB 2.0 D-                                                                                                                                              |
| TXN        | 1             | A     | USB 3.0 TX-                                                                                                                                             |
| TXP        | 2             | A     | USB 3.0 TX+                                                                                                                                             |
| RXN        | 4             | A     | USB 3.0 RX-                                                                                                                                             |
| RXP        | 5             | A     | USB 3.0 RX+                                                                                                                                             |
| RTERM      | 10            | A     | USB reference resistor. This pin is used to control the level of USB signal. A 680ohm, 1% resistor is recommended to be populated between RTERM and GND |
| X1         | 7             | I     | 25MHz XTAL input. It can be connected to external 25MHz clock input                                                                                     |
| X2         | 8             | В     | 25MHz XTAL output                                                                                                                                       |
|            |               | Memo  | ory Card Interface                                                                                                                                      |
| SD_CDZ     | 20            | I, pu | SD card detect 0: Card insert 1: No card                                                                                                                |
| MS_INS     | 23            | I, pu | MS insertion detect 0: Card insert 1: No card                                                                                                           |
| XD_CDZ     | 32            | I, pu | xD card detect 0: Card insert 1: No card                                                                                                                |
| XD_RBZ     | 11            | О     | xD read/busy                                                                                                                                            |
| XD_REZ     | 12            | О     | xD read enable                                                                                                                                          |
| XD_CEZ     | 13            | О     | xD card enable                                                                                                                                          |
| XD_WEZ     | 14            | О     | xD write enable                                                                                                                                         |
| SB1        | 24            | В     | xD_D2/MS_BS/SD_D1                                                                                                                                       |



| SB2    | 25 | В     | xD_D3/MS_D1/SD_D0                                  |
|--------|----|-------|----------------------------------------------------|
| SB3    | 26 | В     | xD_D4/MS_D0/SD_CLK                                 |
| SB4    | 27 | В     | xD_D5/MS_D2/SD_CMD                                 |
| SB5    | 28 | В     | xD_D6/MS_D3/SD_D3                                  |
| SB6    | 29 | В     | xD_D7/MS_CLK/SD_D2                                 |
| SB7    | 15 | В     | xD_CLE/MS_D4/SD_D7                                 |
| SB8    | 16 | В     | xD_ALE/MS_D5/SD_D6                                 |
| SB9    | 17 | В     | xD_D0/MS_D6/SD_D5                                  |
| SB10   | 18 | В     | xD_D1/MS_D7/SD_D4                                  |
| SB11   | 19 | В     | SD_WP/xD_WPZ                                       |
| Others |    |       |                                                    |
| LED    | 33 | О     | Memory card access LED                             |
| SPI_CS | 34 | О     | SPI interface: chip select                         |
| SPI_CK | 35 | О     | SPI_CK/I2C_SCL                                     |
| SPI_SI | 36 | О     | SPI_MOSI(Connect to SPI flash data input) /I2C_SDA |
| SPI_SO | 37 | I     | SPI_MISO(Connect to SPI flash data output)         |
| RSTZ   | 41 | I, pu | Chip reset, active low                             |

| <b>Notation:</b> |
|------------------|
| Type             |

Output  $\mathbf{o}$ 

I Input

Bi-directional В

internal pull-up when input internal pull-down when input Power / Ground pu pd

P

Analog A



Table 3.3 - LQFP48 Pin Description

| Pin Name         | LQFP 48 Pin | Type  | Description                                                                                                                                             |
|------------------|-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 iii i vaine    | LQII 401III |       | ower/Ground                                                                                                                                             |
| AVDD12           | 1,4         | Р     | Analog 1.2V power source                                                                                                                                |
| AVDD12<br>AVDD33 | 10,46       | P     | Analog 3.3V power source                                                                                                                                |
|                  |             |       |                                                                                                                                                         |
| DVDD12           | 23,45       | P     | Digital 1.2V power source                                                                                                                               |
| DVDD33           | 34,43       | P     | Digital 3.3V power source 3.3V to 1.2V regulator power source. Input range from 1.8V                                                                    |
| V33IN            | 24          | P     | to 3.3V.                                                                                                                                                |
| VUHSI            | 33          | P     | SD 3.0 IO PAD Power, the power source of this pin comes from the internal regulator of GL3233 and no need of external power input                       |
| VBUS             | 41          | P     | 5V Power source                                                                                                                                         |
| PMOS             | 42          | P     | Card power 900mA                                                                                                                                        |
| GND              | 7,22,32     | P     | Ground                                                                                                                                                  |
|                  |             | USI   | 3 PHY Interface                                                                                                                                         |
| DP               | 47          | A     | USB 2.0 D+                                                                                                                                              |
| DM               | 48          | A     | USB 2.0 D-                                                                                                                                              |
| TXN              | 2           | A     | USB 3.0 TX-                                                                                                                                             |
| TXP              | 3           | A     | USB 3.0 TX+                                                                                                                                             |
| RXN              | 5           | A     | USB 3.0 RX-                                                                                                                                             |
| RXP              | 6           | A     | USB 3.0 RX+                                                                                                                                             |
| RTERM            | 11          | A     | USB reference resistor. This pin is used to control the level of USB signal. A 680ohm, 1% resistor is recommended to be populated between RTERM and GND |
| X1               | 8           | I     | 25MHz XTAL input. It can be connected to external 25MHz clock input                                                                                     |
| X2               | 9           | В     | 25MHz XTAL output                                                                                                                                       |
|                  |             | Memo  | ory Card Interface                                                                                                                                      |
| SD_CDZ           | 21          | I, pu | SD card detect 0: Card insert 1: No card                                                                                                                |
| MS_INS           | 25          | I, pu | MS insertion detect 0: Card insert 1: No card                                                                                                           |
| XD_CDZ           | 35          | I, pu | xD card detect 0: Card insert 1: No card                                                                                                                |
| XD_RBZ           | 12          | О     | xD read/busy                                                                                                                                            |
| XD_REZ           | 13          | О     | xD read enable                                                                                                                                          |
| XD_CEZ           | 14          | 0     | xD card enable                                                                                                                                          |
| XD_WEZ           | 15          | 0     | xD write enable                                                                                                                                         |
| SB1              | 26          | В     | XD_D2/MS_BS/SD_D1                                                                                                                                       |



| SB2    | 27 | В     | XD_D3/MS_D1/SD_D0                                  |
|--------|----|-------|----------------------------------------------------|
| SB3    | 28 | В     | XD_D4/MS_D0/SD_CLK                                 |
| SB4    | 29 | В     | XD_D5/MS_D2/SD_CMD                                 |
| SB5    | 30 | В     | XD_D6/MS_D3/SD_D3                                  |
| SB6    | 31 | В     | XD_D7/MS_CLK/SD_D2                                 |
| SB7    | 16 | В     | XD_CLE/MS_D4/SD_D7                                 |
| SB8    | 17 | В     | XD_ALE/MS_D5/SD_D6                                 |
| SB9    | 18 | В     | XD_D0/MS_D6/SD_D5                                  |
| SB10   | 19 | В     | XD_D1/MS_D7/SD_D4                                  |
| SB11   | 20 | В     | SD_WP/XD_WPZ                                       |
| Others |    |       |                                                    |
| LED    | 36 | О     | Memory card access LED                             |
| SPI_CS | 37 | О     | SPI interface: chip select                         |
| SPI_CK | 38 | О     | SPI_CK/I2C_SCL                                     |
| SPI_SI | 39 | О     | SPI_MOSI(Connect to SPI flash data input) /I2C_SDA |
| SPI_SO | 40 | I     | SPI_MISO(Connect to SPI flash data output)         |
| RSTZ   | 44 | I, pu | Chip reset, active low                             |

| Notation | :  |                 |
|----------|----|-----------------|
| Type     | O  | Output          |
|          | I  | Input           |
|          | В  | Bi-directional  |
|          | nu | internal pull u |

pu internal pull-up when inputpd internal pull-down when input

P Power / Ground

A Analog



#### CHAPTER 4 BLOCK DIAGRAM



Figure 4.1 - Functional Block Diagram

#### 4.1 Super Speed and HS/FS PHY

The transceiver macro is the analog circuitry that handles the low level USB protocol and signaling, and shifts the clock domain of the data from the USB to one that is compatible with the general logic.

#### 4.2 USB Controller

The USB Controller, which contains the USB PID and address recognition logic, and other sequencing and state machine logic to handle USB packets and transactions.

#### **4.3 EPFIFO**

Endpoint FIFO includes Control FIFO (FIFO0) and Bulk In/Out FIFO

- **EPO FIFO** FIFO of control endpoint 0. It is 512-byte FIFO and used for endpoint 0 data transfer.
- Bulk In/Out FIFO It can be in the TX mode or RX mode:
  - 1. It can be transmit/receive 512-byte data of USB 2.0 and 1K-byte data of USB 3.0 continuously.
  - 2. It can be directly accessed by micro-controller

#### **4.4 MCU**

8051 micro-controller inside.

• **8051 Core** Compliant with Intel 8051 high speed micro-controller

• **ROM** Firmware code on ROM

• SRAM Internal RAM area for MCU access



# 4.5 MHE (Media Hardware Engine)

Media Interface: CF/xD/SD/MMC/MS/MS PRO/MS PRO-HG

# 4.6 Regulator

5V to 3.3V
 3.3V Power Source
 3.3V to 1.2V
 1.2V Power Source



# CHAPTER 5 ELECTRICAL CHARACTERISTICS

# **5.1 Temperature Conditions**

**Table 5.1 - Temperature Conditions** 

| Parameter             | Value            |
|-----------------------|------------------|
| Storage Temperature   | -65°C to +150 °C |
| Operating Temperature | 0°C to +70 °C    |

# **5.2 Operating Conditions**

**Table 5.2 - Operating Conditions** 

| Parameter                                          | Value                       |
|----------------------------------------------------|-----------------------------|
| Supply Voltage                                     | +4.75V to +5.25V            |
| Ground Voltage                                     | 0V                          |
| F <sub>OSC</sub> (Oscillator or Crystal Frequency) | $25 \text{ MHz} \pm 0.03\%$ |

#### **5.3 DC Characteristics**

**Table 5.3 - DC Characteristics** 

| Symbol              | Parameter                    | Condition           | Min. | Тур. | Max. | Unit |
|---------------------|------------------------------|---------------------|------|------|------|------|
| $V_{\mathrm{DD}}$   | Core Supply Voltage (DVDD12) |                     | 1.08 | 1.20 | 1.32 | V    |
| $V_{CC}$            | Supply Voltage               |                     | 4.75 | 5    | 5.25 | V    |
| $V_{IH}$            | Input High Voltage           |                     | 2.0  |      |      | V    |
| $V_{\rm IL}$        | Input Low Voltage            |                     |      |      | 0.4  | V    |
| $I_{I}$             | Input Leakage Current        | $0 < V_{IN} < DVDD$ | -10  |      | 10   | μΑ   |
| $V_{OH}$            | Output High Voltage          | DVDD = 3.3V         | 2.8  |      |      | V    |
| $V_{OL}$            | Output Low Voltage           |                     |      |      | 0.4  | V    |
| $I_{OH}$            | Output Current High          |                     |      | 8    |      | mA   |
| $I_{OL}$            | Output Current Low           |                     |      | 8    |      | mA   |
| $C_{IN}$            | Input Pin Capacitance        |                     |      | 5    |      | pF   |
|                     | HS mode                      |                     |      | 36   |      | mA   |
| T                   |                              | U0 state            |      | 126  |      | mA   |
| I <sub>NORMAL</sub> | SS mode                      | U1 state            |      | 26   |      | mA   |
|                     |                              | U2 state            |      | 11   |      | mA   |
| T                   | HS mode                      |                     |      | 48   |      | mA   |
| I <sub>ACTIVE</sub> | SS mode                      | U0 state            |      | 138. |      | mA   |
| $I_{RESET}$         |                              |                     |      | 32   |      | mA   |



| I <sub>SUS</sub> | HS suspend current                         | 1.5K pull-up included | 0.82 | mA |
|------------------|--------------------------------------------|-----------------------|------|----|
| -505             | SS suspend current                         | U3 state              | 0.7  | mA |
|                  | Reset Pad pull-up                          |                       | 46   | ΚΩ |
| $R_{pu}$         | SD_CDZ, SD_WP, MS_INS,<br>GPIO Pad pull-up |                       | 46   | ΚΩ |
| r-               | SD_CMD pull-up                             |                       | 15   | ΚΩ |
|                  | SD_CLK, D[3:0] Pad pull-up                 |                       | 15   | ΚΩ |
| R <sub>IMP</sub> | SD_CMD, SD_CLK, D[3:0] impedances          |                       | 50   | Ω  |

# **5.4** AC Characteristics of Reset Timing

#### **5.4.1 Reset Timing**



Figure 5.1 - Timing Diagram of Reset Width



Figure 5.2 - Timing Diagram of Power Good to USB Command Receive Ready



**Table 5.4 - Reset Timing** 

| Parameter | Description Min.                                |     | Max. | Unit |
|-----------|-------------------------------------------------|-----|------|------|
| Trst      | Chip reset sense timing width                   | 2   |      | us   |
| T1        | AVDD power up to reset de-assert                | 500 |      | us   |
| T2        | Reset de-assert to respond USB2.0 command ready |     | 95   | ms   |
| Т3        | Reset de-assert to SuperSpeed termination on    |     | 12   | ms   |

## **5.4.2 SD/MMC Card Clock Frequency**

**Table 5.5 - SD/MMC Card Clock Frequency** 

| Parameter           | Description                                   | Max. | Unit |
|---------------------|-----------------------------------------------|------|------|
| $F_{\mathrm{ID}}$   | Clock frequency Identification Mode           | 187  | KHz  |
| $F_{DS}$            | Clock frequency Default Speed Mode            | 25   | MHz  |
| F <sub>HS</sub>     | SD Clock frequency High Speed Mode            | 50   | MHz  |
| $F_{HS}$            | MMC Clock frequency High Speed Mode           | 52   | MHz  |
| F <sub>SDR25</sub>  | Clock frequency Ultra High Speed Mode: SDR25  | 50   | MHz  |
| F <sub>DDR50</sub>  | Clock frequency Ultra High Speed Mode: DDR50  | 50   | MHz  |
| F <sub>SDR50</sub>  | Clock frequency Ultra High Speed Mode: SDR50  | 100  | MHz  |
| F <sub>SDR104</sub> | Clock frequency Ultra High Speed Mode: SDR104 | 208  | MHz  |

# **5.4.3 MS Card Clock Frequency**

**Table 5.6 - MS Card Clock Frequency** 

| Parameter          | Description Ma:                     |    | Unit |  |
|--------------------|-------------------------------------|----|------|--|
| $F_{DS}$           | Clock frequency Default Speed Mode  | 20 | MHz  |  |
| F <sub>MSP</sub>   | Clock frequency MS PRO 4bit Mode    | 40 | MHz  |  |
| F <sub>MSPHG</sub> | Clock frequency MS PRO HG 8bit Mode | 60 | MHz  |  |



## CHAPTER 6 SPI NOR FLASH SUPPORT LIST

Table 6.1 - SPI NOR Flash Support List

| Vendor     | Model          |
|------------|----------------|
| CiroDonios | GD25Q512       |
| GigaDevice | GD25Q010       |
|            | PM25LD512C     |
|            | PM25LD010      |
| PMC        | PM25LD010C     |
|            | PM25LD020      |
|            | PM25LD020C     |
|            | W25X05CL       |
|            | W25X10CL       |
| WINBON     | W25X10BV       |
| WINDON     | W25X20CL       |
|            | W25X20BV       |
|            | EN25Q40        |
|            | MX25L1006E     |
| MXIC       | MX25L4006E     |
|            | MX25L512E      |
| ESMT       | F25L01PA-86PG  |
| ESIVII     | F25L01PA-100PG |
| Giantec    | GT25F512       |
| FMSH       | FM25F005       |
| LMSH       | FM25F01        |

#### Note:

- GL3233 support Page-Program SPI Flash only, not for Byte-Program SPI Flash
- Firmware file (xxxx.bin) which Genesys Logic provided is only used for Genesys Logic's Multi-Tool and MP Tool ISP (In System Programming via USB interface) purpose. If you would like to provide FW to SPI Flash vendor for mass production or Flash ROM writer, please contact with GL technical support team.



#### **CHAPTER 7 PACKAGE DIMENSION**



Figure 7.1 - LQFP 64 Pin Package









Figure 7.2 - LQFN 46 Pin Package





Figure 7.3 - LQFP 48 Pin Package



# **CHAPTER 8 ORDERING INFORMATION**

**Table 8.1 - Ordering Information** 

| Part Number  | Package | Green/Wire Material     | Version | Status    |
|--------------|---------|-------------------------|---------|-----------|
| GL3233-MSYXX | LQFP 64 | Green Package + CU Wire | XX      | Available |
| GL3233-PMYXX | LQFN 46 | Green Package + CU Wire | XX      | Available |
| GL3233-MNYXX | LQFP 48 | Green Package + CU Wire | XX      | Available |